Device Usage Page (usage_statistics_webtalk.html)

This HTML page displays the device usage statistics that will be sent to Xilinx.
To see the actual file transmitted to Xilinx, please click here.


software_version_and_target_device
betaFALSE build_version2902540
date_generatedMon Aug 30 18:45:04 2021 os_platformWIN64
product_versionVivado v2020.1 (64-bit) project_ida6fee58bac73436484b97e5c70df9006
project_iteration18 random_idc0c40a6df8b3579eb32593f8e87fed29
registration_id212067732_0_0_202 route_designTRUE
target_devicexc7a35t target_familyartix7
target_packageftg256 target_speed-2
tool_flowVivado

user_environment
cpu_nameIntel(R) Core(TM) i7-7500U CPU @ 2.70GHz cpu_speed2904 MHz
os_nameWindows Server 2016 or Windows 10 os_releasemajor release (build 9200)
system_ram12.000 GB total_processors1

vivado_usage
gui_handlers
abstractcombinedpanel_remove_selected_elements=1 basedialog_cancel=1 basedialog_ok=49 basedialog_yes=18
cmdmsgdialog_ok=1 confirmsavetexteditsdialog_no=1 constraintschooserpanel_add_existing_or_create_new_constraints=1 constraintschooserpanel_add_files=1
constraintschooserpanel_file_table=2 coretreetablepanel_core_tree_table=4 filesetpanel_file_set_panel_tree=162 flownavigatortreepanel_flow_navigator_tree=28
hcodeeditor_search_text_combo_box=2 hinputhandler_find_text_in_current_file=1 mainmenumgr_edit=8 mainmenumgr_file=8
mainmenumgr_flow=2 mainmenumgr_help=2 mainmenumgr_project=2 msgtreepanel_message_view_tree=6
msgview_information_messages=1 msgview_warning_messages=2 openfileaction_ok=2 pacommandnames_add_sources=2
pacommandnames_auto_update_hier=9 pacommandnames_run_bitgen=1 pacommandnames_set_target_ucf=1 paviews_code=3
paviews_device=8 paviews_ip_catalog=1 paviews_project_summary=1 projecttab_close_design=8
rdicommands_copy=3 rdicommands_cut=1 rdicommands_delete=11 rdicommands_properties=1
rdicommands_save_file=25 saveprojectutils_save=1 srcchooserpanel_add_hdl_and_netlist_files_to_your_project=1 srcchooserpanel_add_or_create_source_file=1
srcmenu_ip_hierarchy=9 srcmenu_open_selected_source_files=1 stalemoreaction_out_of_date_details=1 syntheticagettingstartedview_recent_projects=6
syntheticastatemonitor_cancel=2
java_command_handlers
addsources=4 coreview=1 editdelete=8 editproperties=1
editundo=1 fileexit=3 openhardwaremanager=1 runbitgen=20
runimplementation=2 runsynthesis=2 settargetconstrfile=1 showview=2
viewtaskimplementation=11
other_data
guimode=8
project_data
constraintsetcount=1 core_container=false currentimplrun=impl_35t currentsynthesisrun=synth_35t
default_library=xil_defaultlib designmode=RTL export_simulation_activehdl=0 export_simulation_ies=0
export_simulation_modelsim=0 export_simulation_questa=0 export_simulation_riviera=0 export_simulation_vcs=0
export_simulation_xsim=0 implstrategy=Vivado Implementation Defaults launch_simulation_activehdl=0 launch_simulation_ies=0
launch_simulation_modelsim=0 launch_simulation_questa=0 launch_simulation_riviera=0 launch_simulation_vcs=0
launch_simulation_xsim=0 simulator_language=Mixed srcsetcount=7 synthesisstrategy=Vivado Synthesis Defaults
target_language=Verilog target_simulator=XSim totalimplruns=2 totalsynthesisruns=2

unisim_transformation
post_unisim_transformation
bufg=3 bufgctrl=1 carry4=14 fdre=983
fdse=2 gnd=5 ibuf=37 lut1=6
lut2=52 lut3=223 lut4=573 lut5=279
lut6=1633 muxf7=5 obuf=5 obuft=8
oddr=1 vcc=4
pre_unisim_transformation
bufg=3 bufgctrl=1 carry4=14 fdre=983
fdse=2 gnd=5 ibuf=29 iobuf=8
lut1=6 lut2=52 lut3=223 lut4=573
lut5=279 lut6=1633 muxf7=5 obuf=5
oddr=1 vcc=4

report_drc
command_line_options
-append=default::[not_specified] -checks=default::[not_specified] -fail_on=default::[not_specified] -force=default::[not_specified]
-format=default::[not_specified] -internal=default::[not_specified] -internal_only=default::[not_specified] -messages=default::[not_specified]
-name=default::[not_specified] -no_waivers=default::[not_specified] -return_string=default::[not_specified] -ruledecks=default::[not_specified]
-upgrade_cw=default::[not_specified] -waived=default::[not_specified]
results
cfgbvs-1=1 plck-12=2

report_methodology
command_line_options
-append=default::[not_specified] -checks=default::[not_specified] -fail_on=default::[not_specified] -force=default::[not_specified]
-format=default::[not_specified] -messages=default::[not_specified] -name=default::[not_specified] -return_string=default::[not_specified]
-slack_lesser_than=default::[not_specified] -waived=default::[not_specified]
results
timing-17=271 timing-18=16 timing-6=2 timing-7=2
xdch-2=8

report_power
command_line_options
-advisory=default::[not_specified] -append=default::[not_specified] -file=[specified] -format=default::text
-hier=default::power -hierarchical_depth=default::4 -l=default::[not_specified] -name=default::[not_specified]
-no_propagation=default::[not_specified] -return_string=default::[not_specified] -rpx=[specified] -verbose=default::[not_specified]
-vid=default::[not_specified] -xpe=default::[not_specified]
usage
airflow=250 (LFM) ambient_temp=25.0 (C) bi-dir_toggle=12.500000 bidir_output_enable=1.000000
board_layers=12to15 (12 to 15 Layers) board_selection=medium (10"x10") clocks=0.007206 confidence_level_clock_activity=Low
confidence_level_design_state=High confidence_level_device_models=High confidence_level_internal_activity=Medium confidence_level_io_activity=Low
confidence_level_overall=Low customer=TBD customer_class=TBD devstatic=0.071846
die=xc7a35tftg256-2 dsp_output_toggle=12.500000 dynamic=0.072300 effective_thetaja=4.85
enable_probability=0.990000 family=artix7 ff_toggle=12.500000 flow_state=routed
heatsink=medium (Medium Profile) i/o=0.008493 input_toggle=12.500000 junction_temp=25.7 (C)
logic=0.028262 mgtavcc_dynamic_current=0.000000 mgtavcc_static_current=0.000000 mgtavcc_total_current=0.000000
mgtavcc_voltage=1.000000 mgtavtt_dynamic_current=0.000000 mgtavtt_static_current=0.000000 mgtavtt_total_current=0.000000
mgtavtt_voltage=1.200000 netlist_net_matched=NA off-chip_power=0.000000 on-chip_power=0.144146
output_enable=1.000000 output_load=5.000000 output_toggle=12.500000 package=ftg256
pct_clock_constrained=4.000000 pct_inputs_defined=8 platform=nt64 process=typical
ram_enable=50.000000 ram_write=50.000000 read_saif=False set/reset_probability=0.000000
signal_rate=False signals=0.031468 simulation_file=None speedgrade=-2
static_prob=False temp_grade=commercial thetajb=8.2 (C/W) thetasa=4.6 (C/W)
toggle_rate=False user_board_temp=25.0 (C) user_effective_thetaja=4.85 user_junc_temp=25.7 (C)
user_thetajb=8.2 (C/W) user_thetasa=4.6 (C/W) vccadc_dynamic_current=0.000000 vccadc_static_current=0.020000
vccadc_total_current=0.020000 vccadc_voltage=1.800000 vccaux_dynamic_current=0.000267 vccaux_io_dynamic_current=0.000000
vccaux_io_static_current=0.000000 vccaux_io_total_current=0.000000 vccaux_io_voltage=1.800000 vccaux_static_current=0.012624
vccaux_total_current=0.012890 vccaux_voltage=1.800000 vccbram_dynamic_current=0.000000 vccbram_static_current=0.000163
vccbram_total_current=0.000163 vccbram_voltage=1.000000 vccint_dynamic_current=0.064187 vccint_static_current=0.009660
vccint_total_current=0.073847 vccint_voltage=1.000000 vcco12_dynamic_current=0.000000 vcco12_static_current=0.000000
vcco12_total_current=0.000000 vcco12_voltage=1.200000 vcco135_dynamic_current=0.000000 vcco135_static_current=0.000000
vcco135_total_current=0.000000 vcco135_voltage=1.350000 vcco15_dynamic_current=0.000000 vcco15_static_current=0.000000
vcco15_total_current=0.000000 vcco15_voltage=1.500000 vcco18_dynamic_current=0.000000 vcco18_static_current=0.000000
vcco18_total_current=0.000000 vcco18_voltage=1.800000 vcco25_dynamic_current=0.000000 vcco25_static_current=0.000000
vcco25_total_current=0.000000 vcco25_voltage=2.500000 vcco33_dynamic_current=0.002313 vcco33_static_current=0.001000
vcco33_total_current=0.003313 vcco33_voltage=3.300000 version=2020.1

report_utilization
clocking
bufgctrl_available=32 bufgctrl_fixed=0 bufgctrl_used=4 bufgctrl_util_percentage=12.50
bufhce_available=72 bufhce_fixed=0 bufhce_used=0 bufhce_util_percentage=0.00
bufio_available=20 bufio_fixed=0 bufio_used=0 bufio_util_percentage=0.00
bufmrce_available=10 bufmrce_fixed=0 bufmrce_used=0 bufmrce_util_percentage=0.00
bufr_available=20 bufr_fixed=0 bufr_used=0 bufr_util_percentage=0.00
mmcme2_adv_available=5 mmcme2_adv_fixed=0 mmcme2_adv_used=0 mmcme2_adv_util_percentage=0.00
plle2_adv_available=5 plle2_adv_fixed=0 plle2_adv_used=0 plle2_adv_util_percentage=0.00
dsp
dsps_available=90 dsps_fixed=0 dsps_used=0 dsps_util_percentage=0.00
io_standard
blvds_25=0 diff_hstl_i=0 diff_hstl_i_18=0 diff_hstl_ii=0
diff_hstl_ii_18=0 diff_hsul_12=0 diff_mobile_ddr=0 diff_sstl135=0
diff_sstl135_r=0 diff_sstl15=0 diff_sstl15_r=0 diff_sstl18_i=0
diff_sstl18_ii=0 hstl_i=0 hstl_i_18=0 hstl_ii=0
hstl_ii_18=0 hsul_12=0 lvcmos12=0 lvcmos15=0
lvcmos18=0 lvcmos25=0 lvcmos33=1 lvds_25=0
lvttl=0 mini_lvds_25=0 mobile_ddr=0 pci33_3=0
ppds_25=0 rsds_25=0 sstl135=0 sstl135_r=0
sstl15=0 sstl15_r=0 sstl18_i=0 sstl18_ii=0
tmds_33=0
memory
block_ram_tile_available=50 block_ram_tile_fixed=0 block_ram_tile_used=0 block_ram_tile_util_percentage=0.00
ramb18_available=100 ramb18_fixed=0 ramb18_used=0 ramb18_util_percentage=0.00
ramb36_fifo_available=50 ramb36_fifo_fixed=0 ramb36_fifo_used=0 ramb36_fifo_util_percentage=0.00
primitives
bufg_functional_category=Clock bufg_used=3 bufgctrl_functional_category=Clock bufgctrl_used=1
carry4_functional_category=CarryLogic carry4_used=14 fdre_functional_category=Flop & Latch fdre_used=983
fdse_functional_category=Flop & Latch fdse_used=2 ibuf_functional_category=IO ibuf_used=37
lut1_functional_category=LUT lut1_used=5 lut2_functional_category=LUT lut2_used=52
lut3_functional_category=LUT lut3_used=223 lut4_functional_category=LUT lut4_used=573
lut5_functional_category=LUT lut5_used=279 lut6_functional_category=LUT lut6_used=1633
muxf7_functional_category=MuxFx muxf7_used=5 obuf_functional_category=IO obuf_used=5
obuft_functional_category=IO obuft_used=8 oddr_functional_category=IO oddr_used=1
slice_logic
f7_muxes_available=16300 f7_muxes_fixed=0 f7_muxes_used=5 f7_muxes_util_percentage=0.03
f8_muxes_available=8150 f8_muxes_fixed=0 f8_muxes_used=0 f8_muxes_util_percentage=0.00
lut_as_logic_available=20800 lut_as_logic_fixed=0 lut_as_logic_used=2538 lut_as_logic_util_percentage=12.20
lut_as_memory_available=9600 lut_as_memory_fixed=0 lut_as_memory_used=0 lut_as_memory_util_percentage=0.00
register_as_flip_flop_available=41600 register_as_flip_flop_fixed=0 register_as_flip_flop_used=985 register_as_flip_flop_util_percentage=2.37
register_as_latch_available=41600 register_as_latch_fixed=0 register_as_latch_used=0 register_as_latch_util_percentage=0.00
slice_luts_available=20800 slice_luts_fixed=0 slice_luts_used=2538 slice_luts_util_percentage=12.20
slice_registers_available=41600 slice_registers_fixed=0 slice_registers_used=985 slice_registers_util_percentage=2.37
lut_as_distributed_ram_fixed=0 lut_as_distributed_ram_used=0 lut_as_logic_available=20800 lut_as_logic_fixed=0
lut_as_logic_used=2538 lut_as_logic_util_percentage=12.20 lut_as_memory_available=9600 lut_as_memory_fixed=0
lut_as_memory_used=0 lut_as_memory_util_percentage=0.00 lut_as_shift_register_fixed=0 lut_as_shift_register_used=0
lut_in_front_of_the_register_is_unused_fixed=0 lut_in_front_of_the_register_is_unused_used=96 lut_in_front_of_the_register_is_used_fixed=96 lut_in_front_of_the_register_is_used_used=324
register_driven_from_outside_the_slice_fixed=324 register_driven_from_outside_the_slice_used=420 register_driven_from_within_the_slice_fixed=420 register_driven_from_within_the_slice_used=565
slice_available=8150 slice_fixed=0 slice_registers_available=41600 slice_registers_fixed=0
slice_registers_used=985 slice_registers_util_percentage=2.37 slice_used=740 slice_util_percentage=9.08
slicel_fixed=0 slicel_used=520 slicem_fixed=0 slicem_used=220
unique_control_sets_available=8150 unique_control_sets_fixed=8150 unique_control_sets_used=47 unique_control_sets_util_percentage=0.58
using_o5_and_o6_fixed=0.58 using_o5_and_o6_used=227 using_o5_output_only_fixed=227 using_o5_output_only_used=0
using_o6_output_only_fixed=0 using_o6_output_only_used=2311
specific_feature
bscane2_available=4 bscane2_fixed=0 bscane2_used=0 bscane2_util_percentage=0.00
capturee2_available=1 capturee2_fixed=0 capturee2_used=0 capturee2_util_percentage=0.00
dna_port_available=1 dna_port_fixed=0 dna_port_used=0 dna_port_util_percentage=0.00
efuse_usr_available=1 efuse_usr_fixed=0 efuse_usr_used=0 efuse_usr_util_percentage=0.00
frame_ecce2_available=1 frame_ecce2_fixed=0 frame_ecce2_used=0 frame_ecce2_util_percentage=0.00
icape2_available=2 icape2_fixed=0 icape2_used=0 icape2_util_percentage=0.00
pcie_2_1_available=1 pcie_2_1_fixed=0 pcie_2_1_used=0 pcie_2_1_util_percentage=0.00
startupe2_available=1 startupe2_fixed=0 startupe2_used=0 startupe2_util_percentage=0.00
xadc_available=1 xadc_fixed=0 xadc_used=0 xadc_util_percentage=0.00

synthesis
command_line_options
-assert=default::[not_specified] -bufg=default::12 -cascade_dsp=default::auto -constrset=default::[not_specified]
-control_set_opt_threshold=default::auto -debug_log=default::[not_specified] -directive=default::default -fanout_limit=default::10000
-flatten_hierarchy=default::rebuilt -fsm_extraction=default::auto -gated_clock_conversion=default::off -generic=default::[not_specified]
-include_dirs=default::[not_specified] -keep_equivalent_registers=default::[not_specified] -max_bram=default::-1 -max_bram_cascade_height=default::-1
-max_dsp=default::-1 -max_uram=default::-1 -max_uram_cascade_height=default::-1 -mode=default::default
-name=default::[not_specified] -no_lc=default::[not_specified] -no_srlextract=default::[not_specified] -no_timing_driven=default::[not_specified]
-part=xc7a35tftg256-2 -resource_sharing=default::auto -retiming=default::[not_specified] -rtl=default::[not_specified]
-rtl_skip_constraints=default::[not_specified] -rtl_skip_ip=default::[not_specified] -seu_protect=default::none -sfcu=default::[not_specified]
-shreg_min_size=default::3 -top=cw305_top -verilog_define=default::[not_specified]
usage
elapsed=00:02:53s hls_ip=0 memory_gain=405.879MB memory_peak=1477.461MB